

# Tomasulo's algorithm Simulator



Salma Soliman 900182325 Andrew Hany 900184042

Presented to:
Dr. Cherif Salama
Computer
Architecture Course

10/12/2020

#### **Project Description:**

\_\_\_\_\_

The goal of this project is to implement an architectural simulator capable of assessing the performance of a simplified out-of-order 16-bit RISC processor that uses Tomasulo's algorithm without speculation.

The processor is a single issue processor. It has 8 general-purpose registers R0 to R7 (16-bit each). The register R0 always contains the value 0 and cannot be changed. Memory is word addressable and uses a 16-bit address (as such the memory capacity is 128KB).

#### **Implementation language:**

JavaScript and HTML are the languages used in this project. The resulting application is a web-based application for educational and tracking purposes.

#### The user Guide for using the online Tomasulo's algorithm simulator:

\_\_\_\_\_\_

- This program supports only LW, SW, BEQ, JALR, RET, ADD, NEG, ADDI and DIV. any other provided instruction won't be processed and will cause an error. Also, they should be written in small letters.
- Each instruction should be terminated by a semicolon. An error would appear without it.
- You can write your program in this console. And then click on the post button to process the code.



- All clock cycles will appear at the top left of the screen.
- To process the next clock cycle, press on the next button in the lower right side of the screen.



- The screen contains the reservation station unit table on the right side and the registers unit table on the lower left side of the screen.

Registers table contains the registers names, values and operation done on them.



Reservation station table contains the busy flag which indicates whether the unit is currently occupied by another instruction or not and the operation done on it. Vj and vk refer to the instruction operands. A refers to the immediate.



- This table shows the currently running program and the cycles for issuing, executing and writing back for each instruction.



#### The simulator link:

https://andrew-hany.github.io/tomasulo algorithm simulation//

#### Sample step by step:



| PC | instruction     | Issued    | Execution   | Writing<br>back |
|----|-----------------|-----------|-------------|-----------------|
| 0  | add<br>x1,x2,x3 | Issued(1) | executed(3) |                 |
| 1  | lw x1,10(x2)    | Issued(2) |             |                 |
| 2  | neg x1,x5       | Issued(3) |             |                 |

| Name           | busy | ор  | vj | vk | Qj | Qk | Α  |
|----------------|------|-----|----|----|----|----|----|
| LW1            | Υ    | lw  | x2 | хЗ |    |    | 11 |
| LW2            | N    |     |    |    |    |    |    |
| SW1            | N    |     |    |    |    |    |    |
| SW2            | N    |     |    |    |    |    |    |
| BEQ            | N    |     |    |    |    |    |    |
| JALR/RET       | N    |     |    |    |    |    |    |
| ADD/NEG/ADDI_1 | Υ    | add | x2 | хЗ |    |    |    |
| ADD/NEG/ADDI_2 | Υ    | neg | х5 |    |    |    |    |
| DIV            | N    |     |    |    |    |    |    |

| x0 | x1 | x2 | хЗ | х4 | х5 | х6 | х7 |
|----|----|----|----|----|----|----|----|
| 1  | 1  | 1  | 6  | 1  | 1  | 1  | 1  |



| PC | instruction     | Issued    | Execution   | Writing<br>back    |
|----|-----------------|-----------|-------------|--------------------|
| 0  | add<br>x1,x2,x3 | Issued(1) | executed(3) | writing<br>back(4) |
| 1  | lw x1,10(x2)    | Issued(2) | executed(4) |                    |
| 2  | neg x1,x5       | Issued(3) |             |                    |

| Name           | busy | ор  | vj | vk | Qj | Qk | Α  |
|----------------|------|-----|----|----|----|----|----|
| LW1            | Υ    | lw  | x2 | хЗ |    |    | 11 |
| LW2            | N    |     |    |    |    |    |    |
| SW1            | N    |     |    |    |    |    |    |
| SW2            | N    |     |    |    |    |    |    |
| BEQ            | N    |     |    |    |    |    |    |
| JALR/RET       | N    |     |    |    |    |    |    |
| ADD/NEG/ADDI_1 | Υ    | add | x2 | хЗ |    |    |    |
| ADD/NEG/ADDI_2 | Υ    | neg | х5 |    |    |    |    |
| DIV            | N    |     |    |    |    |    |    |

| x0 | x1 | x2 | хЗ | х4 | х5 | х6 | х7 |
|----|----|----|----|----|----|----|----|
| 1  | 7  | 1  | 6  | 1  | 1  | 1  | 1  |





| PC | instruction     | Issued    | Execution   | Writing<br>back    |
|----|-----------------|-----------|-------------|--------------------|
| 0  | add<br>x1,x2,x3 | Issued(1) | executed(3) | writing<br>back(4) |
| 1  | lw x1,10(x2)    | Issued(2) | executed(4) | writing<br>back(5) |
| 2  | neg x1,x5       | Issued(3) | executed(5) | writing<br>back(6) |

| Name           | busy | ор  | vj | vk | Qj | Qk | Α |
|----------------|------|-----|----|----|----|----|---|
| LW1            | N    |     |    |    |    |    |   |
| LW2            | N    |     |    |    |    |    |   |
| SW1            | N    |     |    |    |    |    |   |
| SW2            | N    |     |    |    |    |    |   |
| BEQ            | N    |     |    |    |    |    |   |
| JALR/RET       | N    |     |    |    |    |    |   |
| ADD/NEG/ADDI_1 | N    |     |    |    |    |    |   |
| ADD/NEG/ADDI_2 | Υ    | neg | х5 |    |    |    |   |
| DIV            | N    |     |    |    |    |    |   |

| x0 | x1 | x2 | хЗ | х4 | х5 | х6 | x7 |
|----|----|----|----|----|----|----|----|
| 1  | 1  | 1  | 6  | 1  | 1  | 1  | 1  |

#### Looping test:

We tried to perform the logic of looping by making the immediate of the BEQ a negative immediate. We initialized x3 with 6 and x1 with 1.

The program is:

Addi x6,x7,10
Addi x1,x1,1
Beq x1,x3,1
Beq x0,x2,-1 # looping backward to addi again
Addi x6,x7,10

The first BEQ is responsible for exiting the loop and doing the last addi instruction when x1 equals to x3.

The second BEQ is responsible for looping backward to the second addi to increment the x1 five times in a row until being equal with x3.



post

8

| PC | instruction      | Issued    | Execution   | Writing<br>back    |
|----|------------------|-----------|-------------|--------------------|
| 0  | addi<br>x6,x7,10 | Issued(1) | executed(3) | writing<br>back(4) |
| 1  | addi x1,x1,1     |           |             |                    |
| 2  | beq x1,x3,1      |           |             |                    |
| 3  | beq<br>x0,x2,-1  |           |             |                    |
| 4  | addi<br>x6,x7,10 |           |             |                    |
|    |                  |           | k           |                    |

| Name           | busy | ор | vj | vk | Qj | Qk | Α |
|----------------|------|----|----|----|----|----|---|
| LW1            | Ν    |    |    |    |    |    |   |
| LW2            | N    |    |    |    |    |    |   |
| SW1            | N    |    |    |    |    |    |   |
| SW2            | N    |    |    |    |    |    |   |
| BEQ            | N    |    |    |    |    |    |   |
| JALR/RET       | N    |    |    |    |    |    |   |
| ADD/NEG/ADDI_1 | N    |    |    |    |    |    |   |
| ADD/NEG/ADDI_2 | N    |    |    |    |    |    |   |
| DIV            | N    |    |    |    |    |    |   |

| x0 | х1 | x2 | х3 | х4 | х5 | х6   | х7 |
|----|----|----|----|----|----|------|----|
| 1  | 2  | 1  | 6  | 1  | 1  | 11   | 1  |
|    |    |    |    |    |    | addi |    |

next

26

| PC | instruction      | Issued     | Execution    | Writing<br>back     |
|----|------------------|------------|--------------|---------------------|
| 0  | addi<br>x6,x7,10 | Issued(1)  | executed(3)  | writing<br>back(4)  |
| 1  | addi x1,x1,1     | Issued(23) | executed(25) | writing<br>back(26) |
| 2  | beq x1,x3,1      | Issued(24) | executed(25) | writing<br>back(26) |
| 3  | beq<br>x0,x2,-1  |            |              |                     |
| 4  | addi<br>x6,x7,10 |            |              |                     |

| Name           | busy | ор  | vj | vk | Qj | Qk | Α |
|----------------|------|-----|----|----|----|----|---|
| LW1            | Ν    |     |    |    |    |    |   |
| LW2            | N    |     |    |    |    |    |   |
| SW1            | Ν    |     |    |    |    |    |   |
| SW2            | N    |     |    |    |    |    |   |
| BEQ            | Υ    | beq | x1 | хЗ |    |    |   |
| JALR/RET       | N    |     |    |    |    |    |   |
| ADD/NEG/ADDI_1 | Ν    |     |    |    |    |    |   |
| ADD/NEG/ADDI_2 | N    |     |    |    |    |    |   |
| DIV            | N    |     |    |    |    |    |   |



# 30

| PC | instruction                    | Issued     | Execution   | Writing<br>back    |
|----|--------------------------------|------------|-------------|--------------------|
| 0  | addi<br>x6,x7,10               | Issued(1)  | executed(3) | writing<br>back(4) |
| 1  | addi x1,x1,1                   | Issued(30) |             |                    |
|    |                                |            |             |                    |
| 2  | beq x1,x3,1                    |            |             |                    |
| 3  | beq x1,x3,1<br>beq<br>x0,x2,-1 |            |             |                    |

| Name           | busy | ор   | vj | vk | Qj | Qk | Α |
|----------------|------|------|----|----|----|----|---|
| LW1            | Ν    |      |    |    |    |    |   |
| LW2            | N    |      |    |    |    |    |   |
| SW1            | N    |      |    |    |    |    |   |
| SW2            | N    |      |    |    |    |    |   |
| BEQ            | N    |      |    |    |    |    |   |
| JALR/RET       | N    |      |    |    |    |    |   |
| ADD/NEG/ADDI_1 | Υ    | addi | x1 | 1  |    |    |   |
| ADD/NEG/ADDI_2 | Ν    |      |    |    |    |    |   |
| DIV            | N    |      |    |    |    |    |   |

| x0 | x1   | x2 | хЗ | х4 | х5 | х6   | х7 |
|----|------|----|----|----|----|------|----|
| 1  | 5    | 1  | 6  | 1  | 1  | 11   | 1  |
|    | addi |    |    |    |    | addi |    |

n₩t

# 37

| PC | instruction      | Issued     | Execution    | Writing<br>back     |
|----|------------------|------------|--------------|---------------------|
| 0  | addi<br>x6,x7,10 | Issued(1)  | executed(3)  | writing<br>back(4)  |
| 1  | addi x1,x1,1     | Issued(30) | executed(32) | writing<br>back(33) |
| 2  | beq x1,x3,1      | Issued(31) | executed(32) | writing<br>back(33) |
| 3  | beq<br>x0,x2,-1  |            |              |                     |
| 4  | addi<br>x6,x7,10 | Issued(34) | executed(36) | writing<br>back(37) |

| Name           | busy | ор | vj | vk | Qj | Qk | Α |
|----------------|------|----|----|----|----|----|---|
| LW1            | Ν    |    |    |    |    |    |   |
| LW2            | N    |    |    |    |    |    |   |
| SW1            | N    |    |    |    |    |    |   |
| SW2            | N    |    |    |    |    |    |   |
| BEQ            | N    |    |    |    |    |    |   |
| JALR/RET       | N    |    |    |    |    |    |   |
| ADD/NEG/ADDI_1 | N    |    |    |    |    |    |   |
| ADD/NEG/ADDI_2 | N    |    |    |    |    |    | * |
| DIV            | N    |    |    |    |    |    |   |

| x0 | x1 | х2 | хЗ | х4 | х5 | х6 | х7 |
|----|----|----|----|----|----|----|----|
| 1  | 6  | 1  | 6  | 1  | 1  | 11 | 1  |

## Proof of flushing after BEQ:

\_\_\_\_\_

| 7  |                  |           |             |                    |
|----|------------------|-----------|-------------|--------------------|
| PC | instruction      | Issued    | Execution   | Writing<br>back    |
| 0  | addi<br>x6,x7,10 | Issued(1) | executed(3) | writing<br>back(4) |
| 1  | addi x1,x1,1     | Issued(2) | executed(4) | writing<br>back(5) |
| 2  | beq x1,x3,1      | Issued(3) | executed(4) | writing<br>back(5) |
| 3  | beq<br>x0,x2,-1  | Issued(6) | executed(7) |                    |

| Name           | busy | ор   | vj | vk | Qj | Qk | Α |
|----------------|------|------|----|----|----|----|---|
| LW1            | N    |      |    |    |    |    |   |
| LW2            | N    |      |    |    |    |    |   |
| SW1            | N    |      |    |    |    |    |   |
| SW2            | N    |      |    |    |    |    |   |
| BEQ            | Υ    | beq  | хО | x2 |    |    |   |
| JALR/RET       | N    |      |    |    |    |    |   |
| ADD/NEG/ADDI_1 | Υ    | addi | х7 | 10 |    |    |   |
| ADD/NEG/ADDI_2 | N    |      |    |    |    |    |   |
| DIV            | N    |      |    |    |    |    |   |

| x0 | x1 | x2 | хЗ | х4 | х5 | х6   | x7 |
|----|----|----|----|----|----|------|----|
| 1  | 2  | 1  | 6  | 1  | 1  | 11   | 1  |
|    |    |    |    |    |    | addi |    |

#### Test case that tests some instructions:



### Test case for jalr:

\_\_\_\_\_



| PC | instruction     | Issued     | Execution    | Writing<br>back     |
|----|-----------------|------------|--------------|---------------------|
| 0  | jalr x2         | Issued(1)  | executed(2)  | writing<br>back(3)  |
| 1  | add<br>x0,x2,x3 |            |              |                     |
| 2  | add<br>x0,x2,x3 | Issued(4)  | executed(6)  | writing<br>back(7)  |
| 3  | add<br>x0,x2,x3 | Issued(5)  | executed(7)  | writing<br>back(8)  |
| 4  | add<br>x0,x2,x3 | Issued(8)  | executed(10) | writing<br>back(11) |
| 5  | add<br>x0,x2,x3 | Issued(12) | executed(14) | writing<br>back(15) |
| 6  | add<br>x0,x2,x3 | Issued(16) |              |                     |
| 7  | ret             | Issued(17) |              |                     |

| Name           | busy | ор  | vj | vk | Qj | Qk | Α |
|----------------|------|-----|----|----|----|----|---|
| LW1            | N    |     |    |    |    |    |   |
| LW2            | N    |     |    |    |    |    |   |
| SW1            | N    |     |    |    |    |    |   |
| SW2            | N    |     |    |    |    |    |   |
| BEQ            | N    |     |    |    |    |    |   |
| JALR/RET       | Υ    | ret |    |    |    |    |   |
| ADD/NEG/ADDI_1 | Υ    | add | x2 | хЗ |    |    |   |
| ADD/NEG/ADDI_2 | Υ    |     | x2 | хЗ |    |    |   |
| DIV            | N    |     |    |    |    |    |   |

x0 x1 x2 x3 x4 x5 x6 x7

